| Applied to: USB4 Specification version 1.0                                                 |
|--------------------------------------------------------------------------------------------|
| Brief description of the functional changes:                                               |
| A more precise definition of the self-clear bits.                                          |
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |
| Benefits as a result of the changes:                                                       |
| A more precise definition how SW accesses self-clear bits.                                 |
|                                                                                            |
|                                                                                            |
|                                                                                            |
| An assessment of the impact to the existing revision and systems that currently conform to |
| the USB specification:                                                                     |
| none                                                                                       |
|                                                                                            |
| An analysis of the hardware implications:                                                  |
| Self-clear bits shall be read by SW as defined in this ECR                                 |
|                                                                                            |
|                                                                                            |
| An analysis of the software implications:                                                  |
| SW shall not rely on reading the self-clear bits prior to completion of an action.         |
| An analysis of the compliance testing implications:                                        |
| None                                                                                       |
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |

**Title: Self-Clear Bits** 

# **Actual Change**

## (a). Table 8-1. Configuration Register Fields Access Types

#### **From Text:**

| Access Type | Description                                                                                                                                                                                                                                                  |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R/W SC      | <b>Read/Write Self Clearing</b> . When set to 1b a field with this access type causes an action to be initiated. Once the action is complete, the field shall return to 0b. Unless specified otherwise, a field with this attribute shall always read as 0b. |

#### To Text:

| Access Type | Description                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R/W SC      | <b>Read/Write Self Clearing</b> . When set to 1b a field with this access type causes an action to be initiated. Once the action is complete, the field shall return to 0b. Unless specified otherwise, a field with this attribute shall always read as 0b. A field with this attribute shall read as 0b after the action is complete. The value returned prior to completion of the action is vendor defined. |

### (b). Table 12-9. Access Types

#### **From Text:**

| Access Type | Description                                                                                                                                                                                                                                                  |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R/W SC      | <b>Read/Write Self Clearing</b> . When set to 1b a field with this access type causes an action to be initiated. Once the action is complete, the field shall return to 0b. Unless specified otherwise, a field with this attribute shall always read as 0b. |

| Access Type | Description                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R/W SC      | Read/Write Self Clearing. When set to 1b a field with this access type causes an action to be initiated. Once the action is complete, the field shall return to 0b. Unless specified otherwise, a field with this attribute shall always read as 0b. A field with this attribute shall read as 0b after the action is complete. The value returned prior to completion of the action is vendor defined. |
| WO          | <b>Write Only.</b> A field with this access type shall be capable of write operations. Reading the field returns a vendor-defined value.                                                                                                                                                                                                                                                                |

# (c). Table 8-12. Contents of the Lane Adapter Configuration Capability

#### **From Text:**

| DW | Register Name | Bit(s) | Field Name and Description                                                                                                                                                                                                                                                                                                                                                                                                                                        | Туре      | Default<br>Value |
|----|---------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------|
| 1  | LANE_ADP_CS_1 | 15     | Lane Bonding (LB) A Connection Manager sets this bit to 1b in either Adapter of a USB4 Port to transition the Adapters to the Lane Bonding state. Writing 0b to this bit shall have no effect. A Router shall clear this bit to 0b immediately after it is set to 1b. If the Adapter is already in the Lane Bonding state when this bit is set to 1b, the Adapter may reenter the Lane Bonding state after Lane Bonding is complete but is not required to do so. | R/W<br>SC | 0                |

| DW | Register Name | Bit(s) | Field Name and Description                                                                                                                                                                                                                                                                                                                                                                                                                                            | Type      | Default<br>Value |
|----|---------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------|
| 1  | LANE_ADP_CS_1 | 15     | Lane Bonding (LB)  A Connection Manager sets this bit to 1b in either Adapter of a USB4 Port to transition the Adapters to the Lane Bonding state.  Writing 0b to this bit shall have no effect.  A Router shall clear this bit to 0b immediately after it is set to 1b.  If the Adapter is already in the Lane Bonding state when this bit is set to 1b, the Adapter may reenter the Lane Bonding state after Lane Bonding is complete but is not required to do so. | R/W<br>SC | 0                |

## (d). Table 12-12. Host Interface Reset Register

#### **From Text:**

| Bit(s) | Field Name and Description                                                                                          | Type   | Default Value |
|--------|---------------------------------------------------------------------------------------------------------------------|--------|---------------|
| 0      | RST                                                                                                                 | R/W SC | 0b            |
|        | When set to 1b, shall reset the Host Interface registers and the E2E flow control counters to their default values. |        |               |
|        | The Host Interface Adapter Layer shall set this bit to 0b once it completes the reset.                              |        |               |
| 31:1   | Reserved                                                                                                            | Rsvd   | 0             |

#### To Text:

| Bit(s) | Field Name and Description                                                                                          | Type   | Default Value |
|--------|---------------------------------------------------------------------------------------------------------------------|--------|---------------|
| 0      | RST                                                                                                                 | R/W SC | 0b            |
|        | When set to 1b, shall reset the Host Interface registers and the E2E flow control counters to their default values. |        |               |
|        | The Host Interface Adapter Layer shall set this bit to 0b once it completes the reset.                              |        |               |
|        | The Host Interface Adapter Layer shall complete the reset within tHIReset time.                                     |        |               |
| 31:1   | Reserved                                                                                                            | Rsvd   | 0             |

# (e). Table 12-37. Host Interface Timing Parameters

### From Text:

| Parameter | Description                                                  | Min | Max  | Units |
|-----------|--------------------------------------------------------------|-----|------|-------|
| tE2ERate  | The time interval between periodic E2E Credit Grant Packets. | 1   | 1000 | ms    |
| tE2ESync  | The time interval between E2E Credit Sync Packets.           | 10  | 20   | sec   |

| Parameter | Description                                                  | Min | Max  | Units |
|-----------|--------------------------------------------------------------|-----|------|-------|
| tE2ERate  | The time interval between periodic E2E Credit Grant Packets. | 1   | 1000 | ms    |
| tE2ESync  | The time interval between E2E Credit Sync Packets.           | 10  | 20   | Sec   |
| tHIReset  | Time to complete a Host Interface Reset                      | -   | 10   | ms    |

# (f). Table 12-28. Interrupt Status Clear

#### **From Text:**

| Bit(s) | Field Name and Description                                                                     | Туре   | Default Value  |
|--------|------------------------------------------------------------------------------------------------|--------|----------------|
| 31:0   | Interrupt Status Clear bits                                                                    | R/W SC | Vendor Defined |
|        | When a bit is set to 1b, the corresponding bit in the Interrupt Status Registers is set to 0b. |        |                |
|        | Writing 0b to a bit in this register has no effect.                                            |        |                |
|        | Reading this register returns a vendor defined value.                                          |        |                |

#### To Text:

| Bit(s) | Field Name and Description                                                                     | Туре   | Default Value  |
|--------|------------------------------------------------------------------------------------------------|--------|----------------|
| 31:0   | Interrupt Status Clear bits                                                                    | R/W-SC | Vendor Defined |
|        | When a bit is set to 1b, the corresponding bit in the Interrupt Status Registers is set to 0b. | WO     |                |
|        | Writing 0b to a bit in this register has no effect.                                            |        |                |
|        | Reading this register returns a vendor defined value.                                          |        |                |

# (g). Table 12-29. Interrupt Status Set

#### **From Text:**

| Bit(s) | Field Name and Description                                                                     | Туре   | Default Value  |
|--------|------------------------------------------------------------------------------------------------|--------|----------------|
| 31:0   | Interrupt Status Set bits                                                                      | R/W SC | Vendor Defined |
|        | When a bit is set to 1b, the corresponding bit in the Interrupt Status Registers is set to 1b. |        |                |
|        | Writing 0b to a bit in this register has no effect.                                            |        |                |
|        | Reading this register returns a vendor defined value.                                          |        |                |

| Bit(s) | Field Name and Description                                                                     | Type   | Default Value  |
|--------|------------------------------------------------------------------------------------------------|--------|----------------|
| 31:0   | Interrupt Status Set bits                                                                      | R/W-SC | Vendor Defined |
|        | When a bit is set to 1b, the corresponding bit in the Interrupt Status Registers is set to 1b. | WO     |                |
|        | Writing 0b to a bit in this register has no effect.                                            |        |                |
|        | Reading this register returns a vendor defined value.                                          |        |                |

# (h). Table 12-31. Interrupt Mask Clear

#### **From Text:**

| Bit(s) | Field Name and Description                                                                             | Type   | Default Value  |
|--------|--------------------------------------------------------------------------------------------------------|--------|----------------|
| 31:0   | Interrupt Mask Clear bits                                                                              | R/W SC | Vendor Defined |
|        | Writing 1b to a bit in this register sets the corresponding bit in the Interrupt Mask Registers to 0b. |        |                |
|        | Writing 0b to a bit in this register does not have any effect.                                         |        |                |
|        | Reading this register returns a vendor defined value.                                                  |        |                |

#### To Text:

| Bit(s) | Field Name and Description                                                                             | Туре   | Default Value  |
|--------|--------------------------------------------------------------------------------------------------------|--------|----------------|
| 31:0   | Interrupt Mask Clear bits                                                                              | R/W-SC | Vendor Defined |
|        | Writing 1b to a bit in this register sets the corresponding bit in the Interrupt Mask Registers to 0b. | WO     |                |
|        | Writing 0b to a bit in this register does not have any effect.                                         |        |                |
|        | Reading this register returns a vendor defined value.                                                  |        |                |

# (j). Table 12-32. Interrupt Mask Set

#### **From Text:**

| Bit(s) | Field Name and Description                                                                             | Туре   | Default Value  |
|--------|--------------------------------------------------------------------------------------------------------|--------|----------------|
| 31:0   | Interrupt Mask Set bits                                                                                | R/W SC | Vendor Defined |
|        | Writing 1b to a bit in this register sets the corresponding bit in the Interrupt Mask Registers to 1b. |        |                |
|        | Writing 0b to a bit in this register does not have any effect.                                         |        |                |
|        | Reading this register returns a vendor defined value.                                                  |        |                |

| Bit(s) | Field Name and Description                                                                             | Type   | Default Value  |
|--------|--------------------------------------------------------------------------------------------------------|--------|----------------|
| 31:0   | Interrupt Mask Set bits                                                                                | R/W-SC | Vendor Defined |
|        | Writing 1b to a bit in this register sets the corresponding bit in the Interrupt Mask Registers to 1b. | WO     |                |
|        | Writing 0b to a bit in this register does not have any effect.                                         |        |                |
|        | Reading this register returns a vendor defined value.                                                  |        |                |